## **Instruction Manual**

# **Tektronix**

P6960DBL & P6962DBL High-Density Logic Analyzer Probes with D-Max™ Probing Technology 071-2479-00

There are no current European directives that apply to this product. This product provides cable and test lead connections to a test object of electronic measuring and test equipment.

### Warning

The servicing instructions are for use by qualified personnel only. To avoid personal injury, do not perform any servicing unless you are qualified to do so. Refer to all safety summaries prior to performing service.

www.tektronix.com

Copyright © Tektronix. All rights reserved. Licensed software products are owned by Tektronix or its subsidiaries or suppliers, and are protected by national copyright laws and international treaty provisions.

Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supercedes that in all previously published material. Specifications and price change privileges reserved.

TEKTRONIX and TEK are registered trademarks of Tektronix, Inc. and D-Max is a trademark of Tektronix, Inc.

cLGA is a registered trademark of Amphenol Intercon Systems, Inc.

Velcro is a registered trademark of Velcro Industries B.V.

### **Contacting Tektronix**

Tektronix, Inc. 14200 SW Karl Braun Drive P.O. Box 500 Beaverton, OR 97077 USA

For product information, sales, service, and technical support:

- In North America, call 1-800-833-9200.
- Worldwide, visit www.tektronix.com to find contacts in your area.

### Warranty 2

Tektronix warrants that this product will be free from defects in materials and workmanship for a period of one (1) year from the date of shipment. If any such product proves defective during this warranty period, Tektronix, at its option, either will repair the defective product without charge for parts and labor, or will provide a replacement in exchange for the defective product. Parts, modules and replacement products used by Tektronix for warranty work may be new or reconditioned to like new performance. All replaced parts, modules and products become the property of Tektronix.

In order to obtain service under this warranty, Customer must notify Tektronix of the defect before the expiration of the warranty period and make suitable arrangements for the performance of service. Customer shall be responsible for packaging and shipping the defective product to the service center designated by Tektronix, with shipping charges prepaid. Tektronix shall pay for the return of the product to Customer if the shipment is to a location within the country in which the Tektronix service center is located. Customer shall be responsible for paying all shipping charges, duties, taxes, and any other charges for products returned to any other locations.

This warranty shall not apply to any defect, failure or damage caused by improper use or improper or inadequate maintenance and care. Tektronix shall not be obligated to furnish service under this warranty a) to repair damage resulting from attempts by personnel other than Tektronix representatives to install, repair or service the product; b) to repair damage resulting from improper use or connection to incompatible equipment; c) to repair any damage or malfunction caused by the use of non-Tektronix supplies; or d) to service a product that has been modified or integrated with other products when the effect of such modification or integration increases the time or difficulty of servicing the product.

THIS WARRANTY IS GIVEN BY TEKTRONIX WITH RESPECT TO THE PRODUCT IN LIEU OF ANY OTHER WARRANTIES, EXPRESS OR IMPLIED. TEKTRONIX AND ITS VENDORS DISCLAIM ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. TEKTRONIX' RESPONSIBILITY TO REPAIR OR REPLACE DEFECTIVE PRODUCTS IS THE SOLE AND EXCLUSIVE REMEDY PROVIDED TO THE CUSTOMER FOR BREACH OF THIS WARRANTY. TEKTRONIX AND ITS VENDORS WILL NOT BE LIABLE FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES IRRESPECTIVE OF WHETHER TEKTRONIX OR THE VENDOR HAS ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES.

# **Table of Contents**

| Preface                                                       | 1X |
|---------------------------------------------------------------|----|
| Related Documentation                                         | ix |
| Commonly Used Terms                                           | X  |
| Operating Basics                                              | 1  |
| Product Description                                           | 1  |
| P6960DBL High-Density Probe                                   | 2  |
| P6962DBL High-Density Probe                                   | 4  |
| Connecting the Probes to the Logic Analyzer                   | 6  |
| Connecting the Probes to the Target System                    | 7  |
| Using the Probe Retention Assembly                            | 7  |
| Dressing the Probe Cables                                     | 12 |
| Storing the Probe Heads                                       | 13 |
| Reference                                                     | 15 |
| Designing an Interface Between the Probes and a Target System | 15 |
| Signal Fixturing Considerations                               | 15 |
| Board Design                                                  | 18 |
| Probe Dimensions                                              | 18 |
| Probe Retention Assembly Dimensions and Keepout               | 19 |
| Side-by-side and End-to-end Layout Dimensions                 | 20 |
| Signal Routing                                                | 21 |
| Mechanical Considerations                                     | 21 |
| Electrical Considerations                                     | 21 |
| Probe Footprint Dimensions                                    | 23 |
| Other Design Considerations                                   | 24 |
|                                                               | 24 |
| Via-in-pad  Probe Pinout Definition and Channel Assignment    | 25 |
| P6960DBL High-Density Probe                                   | 25 |
| P6962DBL High-Density Probe                                   | 28 |
|                                                               |    |
| Specifications                                                | 31 |
| Mechanical and Electrical Specifications                      | 31 |
| Maintenance                                                   | 33 |
| Probe Calibration                                             | 33 |
| Functional Check                                              | 33 |
| Inspection and Cleaning                                       | 33 |
| Service Strategy                                              | 33 |
| Repackaging Instructions                                      | 34 |
| Replaceable Parts                                             | 35 |
| Parts Ordering Information                                    | 35 |
| Using the Replaceable Parts List                              | 35 |
| Mfr. Code to Manufacturer Cross Index                         | 36 |
| Indian                                                        | 41 |
|                                                               |    |

# **List of Tables**

| Table 1: Logic analyzer clock and qualifier availability                                              | 16 |
|-------------------------------------------------------------------------------------------------------|----|
| Table 2: Channel assignment for a P6960DBL single-ended data, differential clock logic analyzer probe | 26 |
| Table 3: Channel assignment for a P6962DBL single-ended data, differential clock logic analyzer probe | 29 |
| Table 4: Mechanical and electrical specifications                                                     | 31 |
| Table 5: Environmental specifications                                                                 | 32 |

# **List of Figures**

| Figure i: Differential input amplitude                       | X   |
|--------------------------------------------------------------|-----|
| Figure ii: Flying Lead Set                                   | Xi  |
| Figure iii: Probe example                                    | xii |
| Figure 1: P6960DBL High-Density probe                        |     |
| with D-Max probing technology                                | 2   |
| Figure 2: P6962DBL High-Density probe                        |     |
| with D-Max probing technology                                | 4   |
| Figure 3: Connecting the probes to the logic analyzer        | 6   |
| Figure 4: Installing the probe retention assembly            | 8   |
| Figure 5: Proper handling of the interface clip              | 9   |
| Figure 6: Connecting the probes to the target system         | 10  |
| Figure 7: Proper dressing of the probe cables                | 12  |
| Figure 8: Protecting the probe heads                         | 13  |
| Figure 9: P6962DBL/P6960DBL probe dimensions                 | 18  |
| Figure 10: Retention assembly dimensions                     | 19  |
| Figure 11: Keepout area                                      | 19  |
| Figure 12: Side-by-side layout                               | 20  |
| Figure 13: End-to-end layout                                 | 20  |
| Figure 14: Signal routing on the target system               | 21  |
| Figure 15: High-Density probe load model                     | 22  |
| Figure 16: Probe footprint dimensions on the PCB             | 23  |
| Figure 17: Optional Via-in-Pad placement recommendation      | 24  |
| Figure 18: P6960DBL single-ended PCB footprint pinout detail | 25  |
| Figure 19: P6962DBL single-ended PCB footprint pinout detail | 28  |
| Figure 20: Replacing the cLGA clip                           | 34  |
| Figure 21: P6960DBL High-Density probe accessories           | 37  |
| Figure 22: P6962DBL High-Density probe accessories           | 38  |
| Figure 23: Ontional accessories                              | 39  |

# **General Safety Summary**

Review the following safety precautions to avoid injury and prevent damage to this product or any products connected to it.

To avoid potential hazards, use this product only as specified.

Only qualified personnel should perform service procedures.

While using this product, you may need to access other parts of the system. Read the *General Safety Summary* in other system manuals for warnings and cautions related to operating the system.

## To Avoid Fire or Personal Injury

**Connect and Disconnect Properly.** Connect the probe output to the measurement instrument before connecting the probe to the circuit under test. Disconnect the probe input and the probe ground from the circuit under test before disconnecting the probe from the measurement instrument.

**Observe All Terminal Ratings.** To avoid fire or shock hazard, observe all ratings and markings on the product. Consult the product manual for further ratings information before making connections to the product.

Do not apply a potential to any terminal, including the common terminal, that exceeds the maximum rating of that terminal.

**Avoid Exposed Circuitry.** Do not touch exposed connections and components when power is present.

**Do Not Operate With Suspected Failures.** If you suspect there is damage to this product, have it inspected by qualified service personnel.

Do Not Operate in Wet/Damp Conditions.

Do Not Operate in an Explosive Atmosphere.

**Keep Product Surfaces Clean and Dry.** 

**Provide Proper Ventilation.** Refer to the manual's instructions for details on installing the product so it has proper ventilation.

### **Symbols and Terms**

**Terms in this Manual.** These terms may appear in this manual:



**WARNING.** Warning statements identify conditions or practices that could result in injury or loss of life.



**CAUTION.** Caution statements identify conditions or practices that could result in damage to this product or other property.

**Terms on the Product.** These terms may appear on the product:

DANGER indicates an injury hazard immediately accessible as you read the marking.

WARNING indicates an injury hazard not immediately accessible as you read the marking.

CAUTION indicates a hazard to property including the product.

**Symbols on the Product.** The following symbol may appear on the product:



# **Environmental Considerations**

This section provides information about the environmental impact of the product.

### Product End-of-Life Handling

Observe the following guidelines when recycling an instrument or component:

**Equipment Recycling.** Production of this equipment required the extraction and use of natural resources. The equipment may contain substances that could be harmful to the environment or human health if improperly handled at the product's end of life. In order to avoid release of such substances into the environment and to reduce the use of natural resources, we encourage you to recycle this product in an appropriate system that will ensure that most of the materials are reused or recycled appropriately.



The symbol shown to the left indicates that this product complies with the European Union's requirements according to Directive 2002/96/EC on waste electrical and electronic equipment (WEEE). For information about recycling options, check the Support/Service section of the Tektronix Web site (www.tektronix.com).

# Restriction of Hazardous Substances

This product has been classified as Monitoring and Control equipment, and is outside the scope of the 2002/95/EC RoHS Directive. This product is known to contain lead and hexavalent chromium.

## **Preface**

This document provides information on using and servicing the P6960DBL & P6962DBL logic analyzer probes.

### **Related Documentation**

In addition to these probe instructions, the following documentation is available for your Tektronix Logic Analyzers:

- The *Tektronix Logic Analyzer Family User Manual* provides overall user information for the TLA Series Logic Analyzer.
- The *TLA700 Series Logic Analyzer Installation Manual* provides installation information for the TLA700 Series Logic Analyzer.
- The *TLA7Axx/TLA7NAx Module Service Manual* that provides module-level service information for major components of the TLA Series Logic Analyzer.
- P6960DBL High Density Single-Ended Logic Analyzer Probe with D-Max Labeling and Installation Instructions
- P6962DBL High Density Single-Ended Logic Analyzer Probe with D-Max Labeling and Installation Instructions
- P6964 High Density Logic Analyzer Probe Optimized for 4X Demultiplexing Labeling and Installation Instructions
- P6980 High Density Differential Logic Analyzer Probe Labeling and Installation Instructions
- P6982 High Density Differential Logic Analyzer Probe Optimized for 2X Demultiplexing Labeling and Installation Instructions
- The online help provides information about the user interface, the TLA700 Programmatic Interface (TPI), and the TLAScript interface. To view the online help, select Help Topics from the Help menu. The TLAScript online help provides links to related topics in TPI.
- The online release notes provide last-minute product and software information not included in this manual. To access the Probe Manual Release Notes, click Start > Programs > Tektronix Logic Analyzer > TLA Release Notes.
- A series of microprocessor support instruction manuals provide operating and service instructions for the individual microprocessor support packages.

## **Commonly Used Terms**

Refer to the following list of commonly used terms throughout the manual.

#### cLGA

An acronym for compression Land Grid Array, a connector that provides an electrical connection between a PCB and the probe input circuitry.

#### **Compression Footprint**

A connectorless, solderless contact between your PCB and the P69XX Series probes. Connection is obtained by applying pressure between your PCB and the probe through a cLGA c-spring.

## Differential Input Amplitude Definition

For differential signals, the magnitude of the difference voltage  $\overline{V}$ max-Vmin (and Vmin- $\overline{V}$ max) must be greater than or equal to 150 mV. Refer to Figure i.

Differential input (150 mV minimum swing each side, -2.5 V maximum)



Differential equivalent signal input (300 mV swing) as viewed by the logic analyzer and the analog probe output\*\*.



<sup>\*</sup> Note: For differential inputs, the module threshold should be set to 0 V (assuming no common mode error).

#### Figure i: Differential input amplitude

#### D-Max probing technology

Trademark name that describes the technology used in the P69xx Series high-density logic analyzer probes.

#### Flying Lead Set

A lead set designed to attach to a P6960 Probe to provide general-purpose probing capability. See Figure ii.

<sup>\*\*</sup> Note: See online help for further analog output details.



Figure ii: Flying Lead Set

### Functional Check Procedure

Functional check procedures verify the basic functionality of the probes by confirming that the probes recognize signal activity at the probe tips.

### **Keepout Area**

An area on a printed circuit board in which component, trace, and/or via placement may be restricted.

#### Module

The unit that plugs into a mainframe that provides instrument capabilities such as logic analysis.

#### **Module End**

The end of the probe that plugs into the module unit.

#### **PCB**

An acronym for Printed Circuit Board; also known as Etched Circuit Board (ECB).

#### **Probe**

The device that connects a module with a target system. See Figure iii.



Figure iii: Probe example

**Probe Adapter** A device that connects the LA module probe to a target system.

**Probe Head** The end of the probe that connects to the target system or probe adapter.

SMT KlipChip An interface device for attaching logic analyzer probes to components with a maximum lead diameter of 2.413 mm (0.095 in) and stackable on lead centers of 1.27 mm (0.050 in).

# **Operating Basics**

This section provides a brief description of the Tektronix P696xDBL Series High-Density Logic Analyzer Probes, information on attaching color-coded probe labels, and probe and adapter connection instructions from the logic analyzer to the target system.

## **Product Description**

The P696xDBL Series Probes connect TLA7BBx Series Logic Analyzer modules to a target system.

- The P6960DBL probe consists of 34 single-ended channels in one probe head, distributed over two 34-channel module end connectors.
- The P6962DBL probe consists of 34 single-ended channels in one probe head, distributed over four 17-channel module-end connectors.

#### **Attaching Probe Labels**

If you purchase probes for the logic analyzer module, you will need to apply the color-coded labels. You will find instructions on how to attach the labels to the probes on a color reference card that is included with the probes:

- P6960DBL High-Density Single-Ended Logic Analyzer Probe with D-Max Probing Technology Labeling and Installation Instructions
- P6962DBL High-Density Single-Ended Logic Analyzer Probe with D-Max Probing Technology Labeling and Installation Instructions

### P6960DBL High-Density Probe

The P6960DBL probe is a 34-channel, high-density connectorless probe with D-Max probing technology (see Figure 1). The probe consists of one probe head that has 34 channels (32 data and 2 clock/qual). The P6960DBL probe double-probes the signals from the device under test. The probe uses double back end connectors to the TLA logic analyzer module for double probing the signals with a single probe head.



Figure 1: P6960DBL High-Density probe with D-Max probing technology

The following list details the capabilities and qualities of the P6960DBL probe:

- Differential or single-ended clock and qualification inputs
- Single-ended data inputs
- cLGA contact eliminates need for built-in connector
- Footprint supports direct signal pass-through
- Supports PCB thickness of 1.27 mm to 6.35 mm (0.050 in to 0.250 in)
- Consists of one independent probe head of 34 channels (32 data and 2 clock/quals), and two 34-channel module end connectors.

- Narrow 34-channel probe head makes for easier placement and layout
- 2X mode, (for example, 1:2 demultiplexing) uses one-half of the probe head. For applications requiring 2X mode for faster sampling, the P6962DBL probe might be a better alternative. With the P6962DBL probe, 2X sampling speed can be achieved without giving up half the channels at the probe tip.
- Color-coded keyed attachment
- -1.25 V to +2.5 V input operating range
- -1.0 V to +2.25 V threshold range
- 200 mV minimum single-ended signal amplitude
- 100 mV amplitude each side minimum differential signal
- Minimal loading of 0.7 pF at 11.7 k $\Omega$  to ground
- Operation in normal or inverted polarity is acceptable (clock only)
- Any common mode voltage is acceptable, as long as the maximum positive voltage does not exceed +2.5 V and the maximum negative voltage does not exceed -1.25 V.

**NOTE**. Refer to Figure 14 on page 21 for P6960DBL probe routing and pinout information.

### P6962DBL High-Density Probe

The P6962DBL probe is a 34-channel, high-density connectorless probe with D-Max probing technology (see Figure 2). The probe consists of one probe head that has 34 channels (32 data and 2 clock/qual), distributed over 4 module-end connectors with 17 channels each.

The P6962DBL probe is optimized for use with the TLA7BB4 logic analyzer module when running in 2X Demux (half channel acquisition) mode. The probe uses double back end connectors to the TLA logic analyzer module for double probing the signals with a single probe head.



Figure 2: P6962DBL High-Density probe with D-Max probing technology

The following list details the capabilities and qualities of the P6962DBL probe:

- Differential or single-ended clock and qualification inputs
- Single-ended data inputs
- cLGA contact eliminates need for a built-in connector
- Footprint supports direct signal pass-through
- Supports PCB thickness of 1.27 mm to 6.35 mm (0.050 in to 0.250 in)
- Consists of one independent probe head of 34 channels (32 data and 2 clock/quals), and four 17-channel module end connectors.
- Narrow 34-channel probe head makes for easier placement and layout
- Optimized for 2X mode (1:2 demultiplexing) to minimize board real estate.
   2X mode is also called half-channel mode.
- Color-coded keyed attachment
- -1.25 V to +2.5 V input operating range
- -1.0 V to +2.25 V threshold range
- 200 mV minimum single-ended signal amplitude
- 100 mV amplitude each side minimum differential signal
- Minimal loading of 0.7 pF at 11.7 k $\Omega$  to ground
- Operation in normal or inverted polarity is acceptable (clock only)
- Any common mode voltage is acceptable as long as the maximum positive voltage does not exceed +2.5 V and the maximum negative voltage does not exceed -1.25 V.

**NOTE**. Refer to Figure 19 on page 28 for P6962DBL probe routing and pinout information.

## **Connecting the Probes to the Logic Analyzer**

Refer to Figure 3 and connect the probes to the logic analyzer according to the following steps.

- **1.** Identify the beveled edges of the connector inside the module end of the probe.
- **2.** Align the beveled edges of the connector to its mating connector on the logic analyzer module and press into place.
- **3.** Use care to evenly tighten and then snug each screw on the module end of the probe to 4 in-lbs (max). Make sure they are evenly tightened and snug.

**NOTE**. All P696xDBL Series Logic Analyzer Probes can be connected to the logic analyzer when it is powered on. In addition, all P696xDBL Series Logic Analyzer Probes connect to the logic analyzer in exactly the same manner.

Also, all of the probe module ends that are identified with an A must be connected to the logic analyzer. All of the probe module ends that are identified with a B must be connected to the logic analyzer or to the termination board.



Figure 3: Connecting the probes to the logic analyzer

## Connecting the Probes to the Target System

You can connect the P696xDBL Series Probes to the target system without turning off the power to the target system. The target system must have the probe retention assembly installed. Installation procedures are described on the following pages.

# Cleaning the Compression Footprints

The following procedure is recommended to obtain best performance.



**CAUTION.** To avoid electrical damage, always power off your target system before cleaning the compression footprint.

Prior to connecting the probe to the target system, the compression footprints on the board should be properly cleaned, according to the following steps:

- 1. Use a lint-free, clean-room cloth lightly moistened with electronic/reagent grade isopropyl alcohol, and gently wipe the footprint surface.
- 2. Remove any remaining lint using a nitrogen air gun or clean, oil-free dry air.

# Using the Probe Retention Assembly

The probe retention assembly provides a housing around the connector footprint to help stabilize the probe. To install the probe retention assembly on the circuit board, refer to Figure 4 on page 8 and do the following:

- 1. Locate the correct footprint. If you intend to use multiple probes, your PCB has multiple footprints. Be careful to select the correct one.
- 2. Clean the compression footprint as described above.
- **3.** Align the retention assembly over the footprint so that the keying pin on the retention assembly lines up with the keying pin hole on the footprint.
- **4.** Insert the retention assembly into the holes in the footprint on the PCB.

**NOTE**. The following two steps are important to ensure that the retention assembly is correctly mounted and that the probe makes proper contact with the PCB.

- 5. Hold the retention assembly so that it is firmly flush with the surface of the footprint, and the four anchoring posts extend through the circuit board to the opposite side.
- **6.** Using a pair of needle-nose pliers, grasp one of the posts. Using the circuit board hole as a fulcrum, bend the post outward so that it is flush with the PCB surface, anchoring the assembly to the PCB. Bend the other three posts in the same manner.

7. Solder the anchoring posts to the PCB.



Figure 4: Installing the probe retention assembly

### Handling the cLGA Interface Clips (Probe Heads)

The cLGA interface clips in the probe heads should always be handled with care. Keep the following points in mind when you handle the clips:

■ The cLGA interface clips should always be handled by the outer edges, being careful to avoid the contacts in the center. Contacts should not be touched with fingers, tools, wipes, or any other devices. See Figure 5.



Figure 5: Proper handling of the interface clip

- The connector should not be exposed to liquids or dry chemicals.
- If the board pad array needs to be cleaned, only use isopropyl alcohol and lint-free cloth as described above.
- Immediately following cleaning, or immediately prior to placing the connector onto the circuit board, blow off the board pad array and connector contact array with clean, oil-free dry air or nitrogen to remove loose debris. First start the blowing process by aiming away from the array areas, and then sweep across the pad and contact arrays in a repeated motion to remove loose debris.
- The connector should be placed onto the board pad array using the bosses or locator pins for alignment. Care should be taken to prevent incidental contact with other surfaces or edges in the connector contact array area before you place the connector on the board.
- Always store the probe head in the protective cover when not in use. See Figure 8 on page 13.

#### **Connect the Probe**

Refer to Figure 6, and connect the probes using the following steps.

**1.** Align the silver screw on the probe to the silver side of the retention assembly.



Note: The retention assembly is visually keyed (one side is black and one side is silver).

Figure 6: Connecting the probes to the target system

- 2. Start both screws in the retention assembly, and tighten them evenly to ensure that the probe approaches and mates squarely to the PCB. If access is limited, use the adjustment tool that came with your probe. The probe is completely fastened to the PCB when the screws stop in the posts.
- **3.** Verify that all of the channels are functional. If any channels appear to be nonfunctional, see *Troubleshooting Probe Connections to the DUT* on page 11.

# Troubleshooting Probe Connections to the DUT

The most obvious symptom of a problem with the probe installation is seeing incorrect data in the logic analyzer acquisition. However, the nature of the incorrect data has a very consistent characteristic; the data from multiple channels go to a logic low and stay there. Intermittent bad data, or a single dead channel are not failures typically associated with probe installation problems.

- 1. Slightly move the probe head to either side, or press down on the probe head while making new acquisitions. If good data is now being acquired, the probe mounting is most likely the cause.
- 2. If good data is not acquired, remove the probe and check the retention assembly for too much play. If there is significant play, the probe mounting is most likely the cause.
- 3. If the retention assembly has minimal play and you cannot see a gap between the bottom of the assembly and the circuit board surface, move the probe with bad data from one logic analyzer probe location to another.
- **4.** If the problem follows the probe, the probe is the problem. Visually inspect the cLGA interface clip on the probe for any damage or missing c-spring metal contacts.
  - If there is damage to the interface clip, or if any c-spring metal contacts are missing, replace the cLGA interface clip. (See *Replacing the cLGA Clip* on page 34 and *Replaceable Parts*, beginning on page 35 for more information.)
- 5. If the problem doesn't follow the probe, it is either the logic analyzer or the probe connection at its previous location. Move the probe back to the original location to be certain it was not a connection problem at the logic analyzer end.
- **6.** Place another probe in the retention assembly of the original probe. If the new probe acquires data, the old probe is probably at fault.

# **Dressing the Probe Cables**

Use the Velcro cable managers to combine the cables or to help relieve strain on the probe connections.

Hang the probe cables so that you relieve the tension on the probes at the retention posts. See Figure 7.



Figure 7: Proper dressing of the probe cables

# **Storing the Probe Heads**

To protect the interface clip, it is important to properly store the probe heads when the probes are not in use. See Figure 8.

Gently slide the probe cover over the probe end and store the probe.



Figure 8: Protecting the probe heads

## Reference

This section provides reference information for the P696xDBL Series High-Density Probes with D-Max probing technology. Topics include the following:

- Designing an interface between the probe and a target system
- Board design
- Probe footprint dimensions
- Probe pinout and channel assignment

## Designing an Interface Between the Probes and a Target System

Once you have determined which probe is required, use the following information to design the appropriate connector into your target system board. The following topics are in this section:

- Signal fixturing considerations
- Signal connections (signal names and footprints)
- Mechanical considerations
- Electrical considerations

# Signal Fixturing Considerations

This section contains the following information to consider for signal fixturing:

- Double Probing Signals, Clocks, and qualifiers
- Merged modules
- Demultiplexing multiplexed buses
- 2X high resolution timing modes
- Probing analog signals
- Range recognition

Clocks and Qualifiers. Every logic analyzer has some special purpose input channels. Inputs designated as clocks can cause the analyzer to store data. Qualifier channels can be logically ANDed and ORed with clocks to further define when the analyzer should latch data from the system under test. Routing the appropriate signals from your design to these inputs ensures that the logic analyzer can acquire data correctly. Unused clocks can be used as qualifier signals. Also, unused clock and qualifier inputs can be used as data signals.

Depending on the channel width, each TLA7BBx Series logic analyzer module will have a different set of clock and qualifier channels. Table 1 shows the clock and qualifier channels available for each module.

Table 1: Logic analyzer clock and qualifier availability

| TLA     | Clock Inputs |       |       | Qualifier Inputs |        |        |        |        |
|---------|--------------|-------|-------|------------------|--------|--------|--------|--------|
| Module  | CLK:0        | CLK:1 | CLK:2 | CLK:3            | QUAL:0 | QUAL:1 | QUAL:2 | QUAL:3 |
| TLA7BB4 | ~            | ~     | ~     | ~                | ~      | ~      | ~      | ~      |
| TLA7BB3 | ~            | ~     | ~     | ~                | ~      | ~      |        |        |
| TLA7BB2 | ~            | ~     | ~     | ~                |        |        |        |        |

All clock and qualifier channels are stored. The analyzer always stores the logic state of these channels every time it latches data.

Because clock and qualifier channels are stored in the analyzer memory, there is no need to double probe these signals for timing analysis. When switching from state to timing analysis modes, all of the clock and qualifier signals will be visible. This allows you to route signals that are not needed for clocking to the unused clock and qualifier channels.

It is a good practice to take advantage of the unused clock and qualifier channels to increase your options for when you will latch data. Routing several clocks and strobes in your design to the analyzer clock inputs will provide you with a greater flexibility in the logic analyzer clocking setup menus.

As an example, look at a microprocessor with a master clock, data strobe, and an address strobe. Routing all three of these signals to analyzer clock inputs will enable you to latch data on the processor master clock, only when data is strobed, or only when address is strobed. Some forethought in signal routing can greatly expand the ways in which you can latch and analyze data.

A microprocessor also provides a good example of signals that can be useful as qualifiers. There are often signals that indicate data reads versus data writes (R/W), signals that show when alternate bus masters have control of the processor buses (DMA), and signals that show when various memory devices are being used (Chip Select). All of these signals are good candidates for assignment to qualifier channels.

By logically ANDing the clock with one of these qualifiers you can program the analyzer to store only data reads or data writes. Using the DMA signal as a qualifier provides a means of filtering out alternate bus master cycles. Chip selects can limit data latching to specific memory banks, I/O ports, or peripheral devices.

**Merged Module Sets.** TLA7BB2, TLA7BB3, and TLA7BB4 analyzer modules that are 68 channels, 102 channels, or 136 channels wide can be merged together to act as a single logic analyzer with a larger channel count. Up to five modules can be merged to provide up to a 680 channel analyzer.

**Probing Analog Signals.** The TLA7BBx module provides visibility of analog signals with Analog mux. Analog mux routes the actual signal seen by each channel's probe through a high bandwidth path to an analog multiplexer inside of the logic analyzer module. From the logic analyzer interface, you can route any input channel to one of four output connectors on the module. By connecting the analyzer analog outputs to your oscilloscope, you can see the analog characteristics of any signal probed by the logic analyzer.

**Range Recognition.** When using range recognizers, the probe groups and probe channels must be in hardware order. Probe groups must be used from the most-significant probe group to the least-significant probe group based on the following order:

C3 C2 C1 C0 E3 E2 E1 E0 A3 A2 D3 D2 A1 A0 D1 D0 Q3 Q2 Q1 Q0 CK3 CK2 CK1 CK0

Probe channels must be from the most-significant channel to the least-significant channel based on the following order:

76543210

The above examples assumes a 136-channel LA module. The missing channels in LA modules with fewer than 136 channels are ignored. With merged modules, range recognition extends across the first three modules: the master module contains the most-significant channels.

# **Board Design**

This section provides information that helps you design your PCB mechanically and electrically for use with the P696xDBL Series Probes.

**Probe Dimensions** Figure 9 shows the probe dimensions for the P6960DBL and P6962DBL probes.



Figure 9: P6962DBL/P6960DBL probe dimensions

## Probe Retention Assembly Dimensions and Keepout

The probe retention assembly provides a housing around the connector footprint to help stabilize the probe. Figure 10 shows the dimensions of the assembly.

All dimensions are per standard IPC tolerance, which is ±0.004 in.



**CAUTION.** To avoid solder creep, bend the assembly wires out after you insert the wires in the board, and then solder the wires.



Figure 10: Retention assembly dimensions

Figure 11 shows the keep out area required for the retention assembly. Vias must be placed outside of the keepout area. Any traces routed on the top layer of the board must stay outside of the keepout area. Traces may be routed on inner layers of the board through the keepout area.



Figure 11: Keepout area

## Side-by-side and End-to-end Layout Dimensions

Figure 12 shows the dimensions for side-by-side footprint layout.



Figure 12: Side-by-side layout

Figure 13 shows the dimensions for an end-to-end footprint layout.



Figure 13: End-to-end layout

### Signal Routing

Figure 14 shows examples of pass-through signal routing for a single-ended data configuration and a differential data configuration.



Figure 14: Signal routing on the target system

# Mechanical Considerations

This section provides information on compression footprint requirements and physical attachment requirements.

The PCB holes, in general, do not have an impact upon the integrity of your signals when the signals routed around the holes have the corresponding return current plane immediately below the signal trace for the entire signal path from driver to receiver.

**NOTE**. For optimum signal integrity, there should be a continuous, uninterrupted ground return plane along the entire signal path.

#### **Electrical Considerations**

This section provides information on transmission lines and load models for the P696xDBL Series Probes.

The low-frequency model is typically adequate for rise and fall times of 1 ns or slower in a typical 25  $\Omega$  source impedance environment (50  $\Omega$  runs with a pass-through connection). For source impedance outside this range, and/or rise and fall times faster than 1 ns, use the high-frequency model to determine if a significant difference is obtained in the modeling result.

The compression land pattern pad is not part of the load model. Make sure that you include the compression land pad in the modeling.

**Transmission Lines**. Due to the high performance nature of the interconnect, ensure that stubs, which are greater than 1/4 length of the signal rise time, are modeled as transmission lines.

**P696x Series Probes Load Model.** The following electrical model (see Figure 15) includes a low-frequency and high-frequency model of the High-Density Single-Ended and High-Density Differential Probes. For the Differential Probes, the load model is applied to both the + side and the - side of the signal.



#### Low frequency probe load



High frequency probe load

Figure 15: High-Density probe load model

The differential load for the clock inputs and probes can be modeled by attaching the single line model to each side (+ and -) of the differential signal. The + and - sides of the differential signal are well insulated in the probe head up to and including the differential input stage.

## **Probe Footprint Dimensions**

Use the probe footprint dimensions in Figure 16 to lay out your circuit board pads and holes for attaching the retention mechanism. If you are using two retention mechanisms, all dimensions remain the same as shown, except the overall length and width. (Refer to Figure 10 on page 19.) Supported pad finishes include immersion gold, immersion silver, and hot air solder level.

All dimensions are per standard IPC tolerance, which is  $\pm 0.004$  in.

**NOTE**. Tektronix recommends using immersion gold surface finish for best performance.

Tektronix also recommends that the probe attachment holes float or remain unconnected to a ground plane. This prevents overheating the ground plane and promotes quicker soldering of the retention posts to your PCB.



Figure 16: Probe footprint dimensions on the PCB

**NOTE**. You must maintain a solder mask web between the pads when traces are routed between pads on the same layer. The solder mask must not encroach onto the pads within the pad dimensions shown in Figure 11 on page 19.

## Other Design Considerations

#### Via-in-pad

Traditional layout techniques require that vias are located next to a pad and that a signal is routed to the pad, causing a stub and more PCB board area to be used for the connection. Many new digital designs require you to minimize the electrical effects of the logic analyzer probing that you design into the circuit board.

Using via-in-pad to route signals to the pads on the circuit board allows you to minimize the stub length of the signals on your board, thus providing the smallest intrusion to your signals. It also enables you to minimize the board area that is used for the probe footprint and maintain the best electrical performance of your design.

Figure 17 shows a footprint example where two pads use vias. Detail A describes the recommended position of the via with respect to the pad.

All dimensions are per standard IPC tolerance, which is  $\pm 0.004$  in.





Figure 17: Optional Via-in-Pad placement recommendation

# **Probe Pinout Definition and Channel Assignment**

This section contains probe pinout definitions and channel assignment tables for the P696xDBL Series Probes.

# P6960DBL High-Density Probe

Figure 18 shows the pad assignments, pad numbers, and signal names for the PCB footprint of the P6960DBL single-ended data, differential clock logic analyzer probe. The P6960DBL probe has 32 data channels, one clock, and one qualifier for each footprint. The P6960DBL probe double-probes signals on the device under test.



Figure 18: P6960DBL single-ended PCB footprint pinout detail

Table 2 on page 26 lists the channel mapping to a logic analyzer module for a P6960DBL single-ended data, differential clock logic analyzer probe.

Table 2: Channel assignment for a P6960DBL single-ended data, differential clock logic analyzer probe

|            |             | 136 Channel | 136 Channel |         |         |  |  |  |
|------------|-------------|-------------|-------------|---------|---------|--|--|--|
| Pin number | Signal name | Probe 4     | Probe 3     | Probe 2 | Probe 1 |  |  |  |
| A1         | D0          | E2:0        | A2:0        | A0:0    | C2:0    |  |  |  |
| A2         | D1          | E2:1        | A2:1        | A0:1    | C2:1    |  |  |  |
| A3         | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A4         | D4          | E2:4        | A2:4        | A0:4    | C2:4    |  |  |  |
| A5         | D5          | E2:5        | A2:5        | A0:5    | C2:5    |  |  |  |
| A6         | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A7         | CK1+        | Q3+         | CK0+        | CK1+    | CK3+    |  |  |  |
| A8         | CK1-        | Q3-         | CK0-        | CK1-    | CK3-    |  |  |  |
| A9         | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A10        | D10         | E3:2        | A3:2        | A1:2    | C3:2    |  |  |  |
| A11        | D11         | E3:3        | A3:3        | A1:3    | C3:3    |  |  |  |
| A12        | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A13        | D14         | E3:6        | A3:6        | A1:6    | C3:6    |  |  |  |
| A14        | D15         | E3:7        | A3:7        | A1:7    | C3:7    |  |  |  |
| A15        | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A16        | D18         | E1:5        | D3:5        | D1:5    | C1:5    |  |  |  |
| A17        | D19         | E1:4        | D3:4        | D1:4    | C1:4    |  |  |  |
| A18        | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A19        | D22         | E1:1        | D3:1        | D1:1    | C1:1    |  |  |  |
| A20        | D23         | E1:0        | D3:0        | D1:0    | C1:0    |  |  |  |
| A21        | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A22        | D24         | E0:7        | D2:7        | D0:7    | C0:7    |  |  |  |
| A23        | D25         | E0:6        | D2:6        | D0:6    | C0:6    |  |  |  |
| A24        | GND         | GND         | GND         | GND     | GND     |  |  |  |
| A25        | D28         | E0:3        | D2:3        | D0:3    | C0:3    |  |  |  |
| A26        | D29         | E0:2        | D2:2        | D0:2    | C0:2    |  |  |  |
| A27        | GND         | GND         | GND         | GND     | GND     |  |  |  |

Table 2: Channel assignment for a P6960DBL single-ended data, differential clock logic analyzer probe (Cont.)

|            |             | 136 Channel |         |         |             |  |  |
|------------|-------------|-------------|---------|---------|-------------|--|--|
| Pin number | Signal name | Probe 4     | Probe 3 | Probe 2 | Probe 1 GND |  |  |
| B1         | GND         | GND         | GND     | GND     |             |  |  |
| B2         | D2          | E2:2        | A2:2    | A0:2    | C2:2        |  |  |
| B3         | D3          | E2:3        | A2:3    | A0:3    | C2:3        |  |  |
| B4         | GND         | GND         | GND     | GND     | GND         |  |  |
| B5         | D6          | E2:6        | A2:6    | A0:6    | C2:6        |  |  |
| B6         | D7          | E2:7        | A2:7    | A0:7    | C2:7        |  |  |
| B7         | GND         | GND         | GND     | GND     | GND         |  |  |
| B8         | D8          | E3:0        | A3:0    | A1:0    | C3:0        |  |  |
| B9         | D9          | E3:1        | A3:1    | A1:1    | C3:1        |  |  |
| B10        | GND         | GND         | GND     | GND     | GND         |  |  |
| B11        | D12         | E3:4        | A3:4    | A1:4    | C3:4        |  |  |
| B12        | D13         | E3:5        | A3:5    | A1:5    | C3:5        |  |  |
| B13        | GND         | GND         | GND     | GND     | GND         |  |  |
| B14        | D16         | E1:7        | D3:7    | D1:7    | C1:7        |  |  |
| B15        | D17         | E1:6        | D3:6    | D1:6    | C1:6        |  |  |
| B16        | GND         | GND         | GND     | GND     | GND         |  |  |
| B17        | D20         | E1:3        | D3:3    | D1:3    | C1:3        |  |  |
| B18        | D21         | E1:2        | D3:2    | D1:2    | C1:2        |  |  |
| B19        | GND         | GND         | GND     | GND     | GND         |  |  |
| B20        | CK2-        | Q2-         | Q0-     | CK2-    | Q1-         |  |  |
| B21        | CK2+        | Q2+         | Q0+     | CK2+    | Q1+         |  |  |
| B22        | GND         | GND         | GND     | GND     | GND         |  |  |
| B23        | D26         | E0:5        | D2:5    | D0:5    | C0:5        |  |  |
| B24        | D27         | E0:4        | D2:4    | D0:4    | C0:4        |  |  |
| B25        | GND         | GND         | GND     | GND     | GND         |  |  |
| B26        | D30         | E0:1        | D2:1    | D0:1    | C0:1        |  |  |
| B27        | D31         | E0:0        | D2:0    | D0:0    | C0:0        |  |  |

### P6962DBL High-Density Probe

The P6962DBL probe double-probes signals on the device under test and is optimized to support 2X demultiplexing. This allows for full footprint utilization when running the logic analyzer in half-channel mode.

Figure 19 shows the pad assignments, pad numbers, and signal names for the PCB footprint of the P6962DBL single-ended data, differential clock logic analyzer probe. The P6962DBL probe has 32 data channels and two clocks for each footprint.



Figure 19: P6962DBL single-ended PCB footprint pinout detail

Table 3 on page 29 lists the channel mapping to a logic analyzer module for a P6962DBL single-ended data, differential clock logic analyzer probe.

Table 3: Channel assignment for a P6962DBL single-ended data, differential clock logic analyzer probe

| Pin number | C and E group probe | A0-A3 group probe |
|------------|---------------------|-------------------|
| A1         | C2:0                | A2:0              |
| A2         | C2:1                | A2:1              |
| A3         | GND                 | GND               |
| A4         | C2:4                | A2:4              |
| A5         | C2:5                | A2:5              |
| A6         | GND                 | GND               |
| A7         | CK+                 | CK+               |
| A8         | CK-                 | CK-               |
| A9         | GND                 | GND               |
| A10        | C3:2                | A3:2              |
| A11        | C3:3                | A3:3              |
| A12        | GND                 | GND               |
| A13        | C3:6                | A3:6              |
| A14        | C3:7                | A3:7              |
| A15        | GND                 | GND               |
| A16        | E3:5                | A1:5              |
| A17        | E3:4                | A1:4              |
| A18        | GND                 | GND               |
| A19        | E3:1                | A1:1              |
| A20        | E3:0                | A1:0              |
| A21        | GND                 | GND               |
| A22        | E2:7                | A0:7              |
| A23        | E2:6                | A0:6              |
| A24        | GND                 | GND               |
| A25        | E2:3                | A0:3              |
| A26        | E2:2                | A0:2              |
| A27        | GND                 | GND               |
|            | -                   |                   |

Table 3: Channel assignment for a P6962DBL single-ended data, differential clock logic analyzer probe (Cont.)

| Pin number | C and E group probe | A0-A3 group probe |
|------------|---------------------|-------------------|
| B1         | GND                 | GND               |
| B2         | C2:2                | A2:2              |
| B3         | C2:3                | A2:3              |
| B4         | GND                 | GND               |
| B5         | C2:6                | A2:6              |
| B6         | C2:7                | A2:7              |
| B7         | GND                 | GND               |
| B8         | C3:0                | A3:0              |
| B9         | C3:1                | A3:1              |
| B10        | GND                 | GND               |
| B11        | C3:4                | A3:4              |
| B12        | C3:5                | A3:5              |
| B13        | GND                 | GND               |
| B14        | E3:7                | A1:7              |
| B15        | E3:6                | A1:6              |
| B16        | GND                 | GND               |
| B17        | E3:3                | A1:3              |
| B18        | E3:2                | A1:2              |
| B19        | GND                 | GND               |
| B20        | CK-                 | CK-               |
| B21        | CK+                 | CK+               |
| B22        | GND                 | GND               |
| B23        | E2:5                | A0:5              |
| B24        | E2:4                | A0:4              |
| B25        | GND                 | GND               |
| B26        | E2:1                | A0:1              |
| B27        | E2:0                | A0:0              |

# **Specifications**

## **Mechanical and Electrical Specifications**

Table 4 lists the mechanical and electrical specifications for the P696xDBL Series Probes. The electrical specifications apply when the probe is connected between a compatible logic analyzer and a target system.

Refer to the *Tektronix Logic Analyzer Family Product Specifications* document (Tektronix part number 071-1344-xx) available on the *Tektronix Logic Analyzer Family Product Documentation* CD or downloadable from the Tektronix Web site for a complete list of specifications, including overall system specifications.

**Table 4: Mechanical and electrical specifications** 

| Characteristic                                 | P6960DBL & P6962DBL              |
|------------------------------------------------|----------------------------------|
| Threshold accuracy                             | ±(35 mV ±1% of setting)          |
| Input resistance                               | 11.7 kΩ ±1%                      |
| Input capacitance                              | 0.7 pF                           |
| Minimum digital signal swing                   | 200 mV single-ended with TLA7BBx |
| Maximum nondestructive input signal to probe   | ±7.5 V                           |
| Delay from probe tip to module input connector | 7.70 ns ±60 ps                   |
| Probe length                                   | 1.8 m (6 ft)                     |
| Operating range                                | +2.5 V to -1.25 V                |

**NOTE**. Because the length of the probes are electrically similar, they can be interchanged without problems.

Table 5 shows the environmental specifications for the probes. The probes are designed to meet Tektronix standard 062-2847-00 class 5.

**Table 5: Environmental specifications** 

| Characteristic         | P69xx                                                        |
|------------------------|--------------------------------------------------------------|
| Temperature            |                                                              |
| Operating              | 0 °C to +50 °C (0 °F to +122 °F)                             |
| Non-operating          | -51 °C to +71 °C (-60 °F to +160 °F)                         |
| Humidity               | 10 °C to 30 °C (+50 °F to +86 °F)<br>95% relative humidity   |
|                        | 30 °C to 40 °C (+86 °F to +104 °F)<br>75% relative humidity  |
|                        | 40 °C to 50 °C (+104 °F to +122 °F)<br>45% relative humidity |
| Altitude               |                                                              |
| Operating              | 9843 ft (3,000 m)                                            |
| Non-operating          | 40,000 ft (12,192 m)                                         |
| Electrostatic immunity | 6 kV                                                         |

# **Maintenance**

The P696xDBL Series High-Density Logic Analyzer Probes do not require scheduled or periodic maintenance. Refer to the Functional Check section below to verify the basic functionality of the probes.

### **Probe Calibration**

To confirm that the probes meet or exceed the performance requirements for published specifications with a compatible logic analyzer module, you must return the probes to your local Tektronix service center.

## **Functional Check**

Connect the logic analyzer probes to a signal source, start an acquisition, and verify that the acquired data is displayed in either the listing or waveform windows.

## **Inspection and Cleaning**



**CAUTION.** To prevent damage during the probe connection process, do not touch the exposed edge of the interface clip. Do not drag the contacts against a hard edge or corner.

To maintain a reliable electrical contact, keep the probes free of dirt, dust, and contaminants. Remove dirt and dust with a soft brush. Avoid brushing or rubbing the c-spring contacts. For more extensive cleaning, use only a damp cloth. Never use abrasive cleaners or organic solvents.

# **Service Strategy**

The P696xDBL Series Probes use replaceable c-spring cLGA clips. See page 34 for the replacement procedure. If a probe failure other than the cLGA clip occurs, return the entire probe to your Tektronix service center for repair.

### Replacing the cLGA Clip

For replacement part number information, refer to the *Replaceable Parts List* beginning on page 35. To replace the clip, do the following:

- 1. Gently pull one side of the clip away from the probe head, as shown in Figure 20, and then remove the entire clip.
- 2. Align the new clip with the probe head and gently snap it into place.
- 3. Test the probe to confirm that all channels are functional.



Figure 20: Replacing the cLGA clip

## **Repackaging Instructions**

Use the original packaging, if possible, to return or store the probes. If the original packaging is not available, use a corrugated cardboard shipping carton. Add cushioning material to prevent the probes from moving inside the shipping container.

Enclose the following information when shipping the probe to a Tektronix Service Center.

- Owner's address
- Name and phone number of a contact person
- Type of probe
- Reason for return
- Full description of the service required

# **Replaceable Parts**

This chapter contains a list of the replaceable components for the P696xDBL Series Probes. Use this list to identify and order replacement parts.

# **Parts Ordering Information**

Replacement parts are available through your local Tektronix field office or representative.

Changes to Tektronix products are sometimes made to accommodate improved components as they become available and to give you the benefit of the latest improvements. Therefore, when ordering parts, it is important to include the following information in your order.

- Part number
- Instrument type or model number
- Instrument serial number
- Instrument modification number, if applicable

If you order a part that has been replaced with a different or improved part, your local Tektronix field office or representative will contact you concerning any change in part number.

## **Using the Replaceable Parts List**

### **Replaceable Parts**

The P696xDBL Series Probes contain only the cLGA clip as a replaceable part. If probe failure occurs, return the entire probe to your Tektronix service representative for repair.

### Refer to the following list for replaceable items:

### Parts list column descriptions

| Column  | Column name           | Description                                                                                                                                                                                                                    |
|---------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | Figure & index number | Items in this section reference figure and index numbers to the exploded view illustrations that follow.                                                                                                                       |
| 2       | Tektronix part number | Use this part number when ordering replacement parts from Tektronix.                                                                                                                                                           |
| 3 and 4 | Serial number         | Column three indicates the serial number at which the part was first effective. Column four indicates the serial number at which the part was discontinued. No entries indicates the part is good for all serial numbers.      |
| 5       | Qty                   | This indicates the quantity of parts used.                                                                                                                                                                                     |
| 6       | Name & description    | An item name is separated from the description by a colon (:). Because of space limitations, an item name may sometimes appear as incomplete. Use the U.S. Federal Catalog handbook H6-1 for further item name identification. |
| 7       | Mfr. code             | This indicates the code of the actual manufacturer of the part.                                                                                                                                                                |
| 8       | Mfr. part number      | This indicates the actual manufacturer's or vendor's part number.                                                                                                                                                              |

### **Abbreviations**

Abbreviations conform to American National Standard ANSI Y1.1-1972.

# Mfr. Code to Manufacturer Cross Index

The table titled Manufacturers Cross Index shows codes, names, and addresses of manufacturers or vendors of components listed in the parts list.

#### Manufacturers cross index

| Mfr.<br>code | Manufacturer  | Address                              | City, state, zip code    |  |
|--------------|---------------|--------------------------------------|--------------------------|--|
| 80009        | TEKTRONIX INC | 14150 SW KARL BRAUN DR<br>PO BOX 500 | BEAVERTON, OR 97077-0001 |  |

## P6960DBL replaceable parts list

| Figure<br>& index<br>number | Tektronix<br>part number | Serial no.<br>effective | Serial no.<br>discont'd | Qty | Name & description                                                                   | Mfr.<br>code | Mfr. part<br>number |
|-----------------------------|--------------------------|-------------------------|-------------------------|-----|--------------------------------------------------------------------------------------|--------------|---------------------|
|                             |                          |                         |                         |     | P6960DBL STANDARD ACCESSORIES                                                        |              |                     |
|                             |                          |                         |                         |     |                                                                                      |              |                     |
| 21-1                        | 010-0779-10              |                         |                         | 1   | P6960DBL PROBE (INCLUDES SHEET OF LABELS)                                            | 80009        | 010-0779-10         |
| -2                          | 020-2622-00              |                         |                         | 2   | COMPONENT KIT, CLGA INTERFACE CLIP; 1 EA, P69XX SERIES PROBE, SAFETY CONTROLLED      | 80009        | 020-2622-00         |
| -3                          | 200-4893-00              |                         |                         | 1   | COVER,PROTECTIVE; BLACK VINYL (PLASTISOL) WITH STATIC-DISSIPATIVE ADDITIVE           | 80009        | 200-4893-00         |
|                             | 020-2908-00              |                         |                         | 1   | P69xx PROBE RETENTION ASSEMBLY KIT, QTY 2                                            | 80009        | 020-2908-00         |
|                             | 346-0300-00              |                         |                         | 1   | STRAP,VELCRO;ONE WRAP,BLACK,0.500W X 8.00L,QTY 2 BAGGED & LABELED                    | 80009        | 346-0300-00         |
|                             | 003-1890-00              |                         |                         | 1   | TOOL,HAND; USED TO TIGHTEN PROBE HEAD TO DUT                                         | 80009        | 003-1890-00         |
|                             | 071-2455-XX              |                         |                         | 1   | MANUAL,TECH; QUADFOLD,INSTALLATION/LABELING INSTRUCTIONS FOR P6960DBL                | 80009        | 071-2455-XX         |
|                             | 071-2479-XX              |                         |                         | 1   | MANUAL, TECH; INSTRUCTION, P6960DBL & P6962DBL<br>HIGH DENSITY LOGIC ANALYZER PROBES | 80009        | 071-2479-XX         |
|                             | 335-1955-00              |                         |                         | 1   | P6960DBL PROBE, SHEET OF LABELS                                                      | 80009        | 335-1955-00         |
|                             |                          |                         |                         |     |                                                                                      |              |                     |



Figure 21: P6960DBL High-Density probe accessories

### P6962DBL replaceable parts list

| Figure            |                          |                      |                         |     |                                                                                      |              |                     |
|-------------------|--------------------------|----------------------|-------------------------|-----|--------------------------------------------------------------------------------------|--------------|---------------------|
| & index<br>number | Tektronix<br>part number | Serial no. effective | Serial no.<br>discont'd | Qty | Name & description                                                                   | Mfr.<br>code | Mfr. part<br>number |
|                   |                          |                      |                         |     | P6962DBL STANDARD ACCESSORIES                                                        |              |                     |
|                   |                          |                      |                         |     |                                                                                      |              |                     |
| 22-1              | 010-0780-10              |                      |                         | 1   | P6962DBL PROBE (INCLUDES SHEET OF LABELS)                                            | 80009        | 010-0780-10         |
| -2                | 020-2622-00              |                      |                         | 2   | COMPONENT KIT, CLGA INTERFACE CLIP; 1 EA, P69XX<br>SERIES PROBE, SAFETY CONTROLLED   | 80009        | 020-2622-00         |
| -3                | 200-4893-00              |                      |                         | 1   | COVER,PROTECTIVE; BLACK VINYL (PLASTISOL) WITH STATIC-DISSIPATIVE ADDITIVE           | 80009        | 200-4893-00         |
|                   | 020-2908-00              |                      |                         | 1   | P69xx PROBE RETENTION ASSEMBLY KIT, QTY 2                                            | 80009        | 020-2908-00         |
|                   | 346-0300-00              |                      |                         | 1   | STRAP,VELCRO;ONE WRAP,BLACK,0.500W X 8.00L,QTY 2<br>BAGGED & LABELED                 | 80009        | 346-0300-00         |
|                   | 003-1890-00              |                      |                         | 1   | TOOL,HAND; USED TO TIGHTEN PROBE HEAD TO DUT                                         | 80009        | 003-1890-00         |
|                   | 071-2456-XX              |                      |                         | 1   | MANUAL,TECH; QUADFOLD,INSTALLATION/LABELING INSTRUCTIONS FOR P6962DBL                | 80009        | 071-2456-XX         |
|                   | 071-2479-XX              |                      |                         | 1   | MANUAL, TECH; INSTRUCTION, P6960DBL & P6962DBL<br>HIGH DENSITY LOGIC ANALYZER PROBES | 80009        | 071-2479-XX         |
|                   | 335-1956-00              |                      |                         | 1   | P6962DBL PROBE, SHEET OF LABELS                                                      | 80009        | 335-1956-00         |



Figure 22: P6962DBL High-Density probe accessories

### **P696XDBLSeries Probes optional accessories**

| Figure            |                          |                      |                         |     |                                             |              |                     |
|-------------------|--------------------------|----------------------|-------------------------|-----|---------------------------------------------|--------------|---------------------|
| & index<br>number | Tektronix<br>part number | Serial no. effective | Serial no.<br>discont'd | Qty | Name & description                          | Mfr.<br>code | Mfr. part<br>number |
|                   |                          |                      |                         |     | P696XDBL SERIES PROBES OPTIONAL ACCESSORIES |              |                     |
| 23-1              | 020-2908-00              |                      |                         | 1   | P69xx PROBE RETENTION ASSEMBLY KIT, QTY 2   | 80009        | 020-2908-00         |
| 2                 | 020-2910-00              |                      |                         | 1   | P69xx PROBE RETENTION ASSEMBLY KIT, QTY 50  | 80009        | 020-2910-00         |



Figure 23: Optional accessories

# Index

### Α

Adapters, definition of, xii Attaching Probe Labels, 1

## C

Calibration, probe, 33
Cleaning
compression footprints, 7
inspection and, 33
cLGA, x
cLGA Interface Clip
handling, 9
replacing, 34
Clocking, Source Synchronous, 17
Clocks, 16
Commonly used terms, x
Compression footprint, x, 7
Connecting
probes to logic analyzer, 6
probes to target system, 7

## D

Designing an interface, 15
electrical considerations, 21
mechanical considerations, 21
Differential input amplitude definition, x
Documentation, related, ix

## Ε

Electrical considerations P696x Series Probes load model, 22 Transmission lines, 22 Electrical specifications, 31

## F

Flying Lead Set, x Functional check, xi, 33

### Н

Help, Online, ix High Density Probe, P6960DBL, 2 High Density Probe, P6962DBL, 4

### ı

Inspection and cleaning, 33

### K

Keepout area, xi, 19

### L

Load model, P696x Series Probes, 22 Logic analyzer, connecting probes, 6

### M

Maintenance, 33
functional check, 33
inspection and cleaning, 33
probe calibration, 33
repackaging instructions, 34
service strategy, 33
Mechanical specifications, 31
Merged module, 17
Module, xi

## 0

Online Help, ix Online Release Notes, ix Ordering parts information, 35

### P

P6960DBL pinout, 25 P6962DBL pinout, 28 ordering information, 35 using the replaceable parts list, 35 PCB (printed circuit board), xi Probe, Troubleshooting DUT connections, 11 Probe Heads, Handling the interface clips, 9 Probes adapter, definition of, xii calibration, 33 cleaning the compression footprints, 7 connecting probes to the logic analyzer, 6 connecting probes to the target system, 7 definition of, xi footprint dimensions, 23 head, definition of, xii labels, 1 P6960DBL High Density Probe, 2 P6962DBL High Density Probe, 4 product description, 1 returning, 34 storing, 34 Probing analog signals, 17

### Q

Qualifiers, 16

### R

Range recognition, 17
Related documentation, ix
Release Notes, online, ix
Repackaging instructions, 34
Replacing the cLGA interface clip, 34
Retention assembly, 7, 19, 39
Returning probes, 34

### S

Service strategy, 33
Signal connections, 15
Signal fixturing, 15
SMT KlipChip, xii
Specifications
electrical, 31
environmental, 32
mechanical, 31
Storing probes, 13, 34

### T

Target system, connecting probes, 7 Terms, commonly used, x Transmission Lines, 22 Troubleshooting, Probe DUT connections, 11